Renesas V850ES-Jx3 移动心电图(ECG)解决方案
A/D converter: 10-bit resolution: 5/6/10 channels
D/A converter: 8-bit resolution: 0/1 channels
DMA controller: 4 channels
DCU (debug control unit): JTAG interface
Clock generator: During main clock or subclock operation
7-level CPU clock (fXX, fXX/2, fXX/4, fXX/8, fXX/16, fXX/32, fXT)
Clock-through mode/PLL mode selectable
Internal oscillator clock: 220 kHz (TYP.)
Power-save functions:
HALT/IDLE1/IDLE2/STOP/low-voltage STOP/subclock/sub-IDLE/
low-voltage subclock/low-voltage sub-IDLE mode
Package: V850ES/JC3-L
40-pin plastic WQFN (6 6)
48-pin plastic LQFP (fine pitch) (7 7)
48-pin plastic WQFN (7 7)
V850ES/JE3-L
64-pin plastic LQFP (fine pitch) (8 8)
64-pin plastic FBGA (5 5) (

Power supply voltage: VDD = 2.2 V to 3.6 V (5 MHz)
VDD = 2.7 V to 3.6 V (20 MHz)
Application Fields
Digital cameras, electrical power meters, mobile terminals, digital home electronics, other consumer devices
V850ES/JC3-L 系列产品列表(1):

2011-8-15 12:45:39 上传
下载附件 (62.04 KB)
V850ES/JC3-L 系列产品列表(2):
2011-8-15 12:45:39 上传
下载附件 (64.74 KB)
V850ES/JE3-L 系列产品列表(在开发):
2011-8-15 12:45:39 上传
下载附件 (65.12 KB)相关推荐
-
-
-
-
-
miracledavid | 2008-02-19
-
heren2001 | 2007-10-03
-
heren2001 | 2007-11-11
-
-
daahuang | 2007-10-26
-
-
-
-
alalei | 2008-02-09
评论